# Digital Electronics COE328

Lecture 8

Dr. Shazzat Hossain

## Signed Numbers

0 -> 15

33 → 8

In the decimal systems, + or – symbol is placed to the left of the most-significant digit.

In the binary system, the sign of a number is denoted by the left-most bit.  $2^4 \rightarrow 16$ 

 $0 \rightarrow$  For a positive number

1→ For a negative number





Figure 5.8 Formats for representation of integers.



3 igned 110

Sign-and-magnitude representation

2[36] 2[9-0] 2[4-1] 2[2-0] 2[1-0]  $+36 = (1100100)_{2}$ 

0,000 >+0

i's complement

Each bit will be

inverted including
the sign bit

$$+36 = (0100100)_{2}$$
 $-36 = (1011011)_{2} \rightarrow 1'3$ 

complement

2's complement

1's complement + 1 + 5 -> 0 101 -5 -> 1's complement +1

## Signed Number Representation

#### **Sign-and-Magnitude Representation**

The magnitude of both positive and negative numbers is expressed in the same way.

The sign symbol distinguishes a number as being positive or negative.

The Most Significant bit is used for sign. One less bit to represent the number. largest

number is =  $2^{n-1} - 1$ 

Sign Magnitude: If sign bit (MSB) = 0, the number is positive

If sign bit =1, the number is negative

Example: Find the sign-magnitude representation of +5 and -5

+5 the sign bit is 0, +5 = 0101

-5 the sign bit =1, -5=1101

#### 1's Complement Representation

For any number, 1's complement =  $(2^n-1)-k$ 

Or invert each bit of the number.

Example: Find 1's complement of +5; +5= 0101 and -5 in 1's complement is 1010

## Sign Number Representation: 2's Complement

- The 2's Complement
- For any number, 2's complement =  $(2^n k)$
- Invert each bit of the number (1's Complement) then add 1
- keep digits the same until the first 1, then invert each following bit
- Example: Find 2's complement representation of +5 and -5
- +5= 0101
- -5 =1010 then add 1 =1011
- Example: Find the decimal value of 2's complement number = 1100

2's C for 1100 = 0011 + 1= 0100 = 4 then the number is -4



**Figure 5.12** Graphical interpretation of four-bit 2's complement numbers.



## Addition and Subtraction of Signed Numbers

• It is difficult to add/sub numbers in sign-magnitude or 1's complement

• Use 2's complement

Add: use binary addition of the numbers

• Subtract: convert to 2's complement then ADD

• Example: Find





## Adder/Subtractor

- If add/sub=0, operation is X+Y (ADD)
- If add/sub=1, XOR will complement Y and Ci will add 1, and operation is X-Y (SUB).



**Figure 5.13** Adder/subtractor unit.

## Radix Complement

- Can use 10's complement to decimal numbers:
- Example: 74 36
- 10's complement of 36 = (99-36)+1=64
- 74-36=74+64=(1)38 ignore 1

#### **Arithmetic Overflow**

- When the digits are not enough for the result.
- Example: using 4 bits to perform

Overflow detection:

Overflow must be detected in two conditions:

1:  $C_3 = 1$  and  $C_4 = 0$ 

2:  $C_3 = 0$  and  $C_4 = 1$ 

$$v = \bar{C}_3 C_4 + C_3 \bar{C}_4$$

Practice: Design a 4-bit carry ripple adder with arithmetic overflow.

## Carry Lookahead Adder

To reduce the delay caused by the effect of carry propagation through the ripple-carry adder, we can attempt to evaluate quickly for each stage whether the carry-in from the previous stage will have a value 0 or 1. If a correct evaluation can be made in a relatively short time, then the performance of the complete adder will be improved.

From Figure 5.4b the carry-out function for stage i can be realized as

$$c_{i+1} = x_i y_i + x_i c_i + y_i c_i$$

If we factor this expression as

$$c_{i+1} = x_i y_i + (x_i + y_i) c_i$$

then it can be written as

$$c_{i+1} = g_i + p_i c_i {5.3}$$

where

$$g_i = x_i y_i$$
$$p_i = x_i + y_i$$

The function  $g_i$  is equal to 1 when both inputs  $x_i$  and  $y_i$  are equal to 1, regardless of the value of the incoming carry to this stage,  $c_i$ . Since in this case stage i is guaranteed to generate a carry-out, g is called the *generate* function. The function  $p_i$  is equal to 1 when at least one of the inputs  $x_i$  and  $y_i$  is equal to 1. In this case a carry-out is produced if  $c_i = 1$ . The effect is that the carry-in of 1 is propagated through stage i; hence  $p_i$  is called the *propagate* function.

## Carry Lookahead Adder

Expanding the expression 5.3 in terms of stage i-1 gives

$$c_{i+1} = g_i + p_i(g_{i-1} + p_{i-1}c_{i-1})$$
  
=  $g_i + p_ig_{i-1} + p_ip_{i-1}c_{i-1}$ 

The same expansion for other stages, ending with stage 0, gives

$$c_{i+1} = g_i + p_i g_{i-1} + p_i p_{i-1} g_{i-2} + \dots + p_i p_{i-1} \dots p_2 p_1 g_0 + p_i p_{i-1} \dots p_1 p_0 c_0$$
 [5.4]

2-stage carry lookahead adder The generate and propagate functions:

$$C_1 = g_o + C_o p_o$$
  
 $C_1 = g_1 + g_o p_1 + C_o p_1 p_o$ 

$$g_o = x_o y_o$$
  
 $g_1 = x_1 y_1$   
 $p_o = x_o + y_o$   
 $p_1 = x_1 + y_1$ 



Figure 5.16 The first two stages of a carry-lookahead adder.

## Design of Arithmetic Circuits Using VHDL

VHDL code for full adder

```
LIBRARY ieee;
USE ieee_std_logic_1164.all;
ENTITY fulladd IS
         PORT(Cin,x,y :IN STD_LOGIC;
              s,Cout :OUT STD_LOGIC);
END fulladd;
ARCHITECTURE LogicFunc OF fulladd IS
BEGIN
  s<= x XOR y XOR Cin;
  Cout <= (x AND y) OR (Cin AND x) OR (Cin AND y);
END LogicFunc;
```

#### VHDL for 4-Bit Adder

```
LIBRARY ieee;
USE ieee_std_logic_1164.all;
ENTITY adder4 IS
    PORT(Cin :IN STD_LOGIC;
         X,Y :IN STD_LOGIC_VECTOR(3 DOWNTO 0);
                :OUT STD_LOGIC_VECTOR(3 DOWNTO 0);
         Cout, OVF :OUT STD_LOGIC);
END adder4;
ARCHITECTURE Behavior OF adder4 IS
     SIGNAL Sum: STD_LOGIC_VECTOR(4 DOWNTO 0);
BEGIN
   Sum \le ("0" & X) + Y + Cin;
   S \le Sum(3 DOWNTO 0);
   Cout \leqSum(4);
   OVF \le Sum(4) \times Sum(3) \times Sum(3);
END Behavior;
```

## Other number Representation

#### Floating Point

Value =  $+ - M \times 2^{E-127}$ 

M is mantesa which is LS 23 Bits E is the exponent and is 8 MS bits The sign bit is the MSB



Figure 5.34 IEEE Standard floating-point formats.

#### BCD (Binary Coded Decimal)

It is a code for decimal numbers.

Convert each decimal digit into a 4-bit binary.

**Example:** Find the BDC to 58

BCD=0101 1000

#### **BCD Adder**

Add each digit in binary, if the result is > 9, then add 6  $y_3 \ y_2 \ y_1 \ y_0$  $x_3 \ x_2 \ x_1 \ x_0$ 4-bit adder Example: 46 + 36 carry-out Four-bit adder 46 = 0100 0110 Z  $z_0$  $z_2$  $z_1$ 36 = 0011 0110 Detect if = 0111 1100 sum > 9add 6 0110 = 1000 0010 MUX = 82 Adjust Two-bit adder  $s_2$ 4-bit adder

**Figure 5.36** Block diagram for a one-digit BCD adder.

#### **ASCII Code**

- The most popular code for representing information in digital systems is used for both letters and numbers, as well as for some control characters. It is known as the ASCII code, which stands for the American Standard Code for Information Interchange.
- Uses 7 bits for 128 characters number 1 = 0110001 = 49

| <b>Table 5.3</b> The seven-bit ASCII code. |                   |     |       |     |     |     |     |     |
|--------------------------------------------|-------------------|-----|-------|-----|-----|-----|-----|-----|
| Bit positions                              | Bit positions 654 |     |       |     |     |     |     |     |
|                                            | 000               | 001 | 010   | 011 | 100 | 101 | 110 | 111 |
| 0000                                       | NUL               | DLE | SPACE | 0   | @   | P   | ,   | p   |
| 0001                                       | SOH               | DC1 | !     | 1   | A   | Q   | a   | q   |
| 0010                                       | STX               | DC2 | ,,    | 2   | В   | R   | b   | r   |
| 0011                                       | ETX               | DC3 | #     | 3   | C   | S   | c   | S   |
| 0100                                       | EOT               | DC4 | \$    | 4   | D   | T   | d   | t   |
| 0101                                       | ENQ               | NAK | %     | 5   | E   | U   | e   | u   |
| 0110                                       | ACK               | SYN | &     | 6   | F   | V   | f   | v   |
| 0111                                       | BEL               | ETB | ,     | 7   | G   | W   | g   | w   |
| 1000                                       | BS                | CAN | (     | 8   | Н   | X   | h   | X   |
| 1001                                       | HT                | EM  | )     | 9   | I   | Y   | i   | y   |
| 1010                                       | LF                | SUB | *     | :   | J   | Z   | j   | Z   |
| 1011                                       | VT                | ESC | +     | ;   | K   | ]   | k   | {   |
| 1100                                       | FF                | FS  | ,     | <   | L   | \   | 1   | - 1 |
| 1101                                       | CR                | GS  | -     | =   | M   | ]   | m   | }   |
| 1110                                       | SO                | RS  |       | >   | N   | ^   | n   | ~   |
| 1111                                       | SI                | US  | /     | ?   | O   | _   | 0   | DEL |

#### Parity and Parity Generator

#### Parity

Parity is used to check data transmission error. It uses the 8th bit for parity check.

Even parity: number of 1's = even

Odd parity: number of 1's = odd

#### Parity Generator and Check

For 4-bit generator use XOR (XOR generates a 1 if the number of 1's is odd):

$$p = x_3 \oplus x_2 \oplus x_1 \oplus x_0$$

At the receiving end the checking is done using

$$c = p \oplus x_3 \oplus x_2 \oplus x_1 \oplus x_0$$

If C = 0 no error, if C=1 then an error occurred

- Example
  Q1. Given the 8-bit binary number 11011001, find the following:
- The decimal value if the 8-bit number is an unsigned integer.
- The decimal value if the 8-bit number is a signed integer.
- The decimal value if the 8-bit number is 2's complement.
- Covert the 8-bit number to a hexadecimal number.
- Q2. Given A=1001, B=0011. Find the output for A+B and A-B.